# COMPUTER ORGANIZATION SET-1

#### **SOLUTIONS**

1. A memory system consisting of two levels  $L_1$  and  $L_2$ . The required access times of those are 5 ns and 120 ns respectively. Another memory system has also two levels  $L_3$  and  $L_4$  whose access time are 10 ns and 150 ns respectively. The hit ratio of second system is 0.8 and average access time is twice than that of first system. What is the hit ratio of first system?

(a) 0.38

(b) 0.5

(c) 0.75

(d) 0.87

**Solution:** Option (d)

#### **Explanation:**

|          | $T_1$ | $T_2$  | Hit Ratio | Average access time |
|----------|-------|--------|-----------|---------------------|
| System 1 | 5 ns  | 120 ns | h         | $T_{avg}$           |
| System 2 | 10 ns | 150 ns | 0.8       | $2 \times T_{avg}$  |

In system 2, 
$$10\times0.8 + 150\times0.2 = 2\times T_{avg}$$
  $2\times T_{avg} = 38$   $T_{avg} = 38/2 = 19$  ns In system 1,  $5\times h + 120(1-h) = 19$   $115h = 101$   $h = 0.87$ 

**2.** A two level memory system has levels with access time  $T_1 = 15$  ns and  $T_2 = 200$  ns. The hit ratio for this system is 0.9. If hit ratio is made to 1 then what will be the new value of  $T_1$ ?

(a) 10 ns

(b) 15 ns

(c) 20 ns

(d) 25 ns

**Solution:** Option (b)

## **Explanation:**

Value of individual access time does not depend on hit ratio. It remains same.

So, new value of  $T_1 = 15$  ns

**3.** In the above case if average access time is increased by 15%. What will be the change in hit ratio?

(a) 3% decrease

(b) 3% increase

(c) 5% decrease

(d) 5% increase

Solution: Option (a)

**Explanation:** 

 $T_1 = 15 \text{ ns}$   $T_2 = 200 \text{ ns}$  h = 0.9

$$T_{avg} = 15 \times 0.9 + 200 \times 0.1$$
  
= 13.5 + 20  
= 33.5 ns

New 
$$T_{avg} = 33.5 + 33.5 \times \frac{15}{100} = 38.5$$
  
 $15 \times h + (1 - h)200 = 38.5$   
 $h = 0.87$ 

So, hit ratio decreased by  $\frac{0.9-0.87}{0.9} = 0.03 = 3\%$ 

**4.** A cache has used a word from a memory block ranged between 0 - 63. If the same word is required soon then it will exploit

(a) Spatial locality of reference

(b) Temporal locality of reference

(c) Capacity miss

(d) None of the above

Solution: Option (b)

**5.** A direct mapped cache is of size 64 KB with block size 32 B. Logical address generated is 32 bit. What is the bits required for tag and block field?

(a) 16, 11

(b) 21, 11

(c) 16, 16

(d) 16, 6

**Solution:** Option (a)

**Explanation:** 

No. of blocks =  $\frac{64 \text{KB}}{32 \text{B}} = 2^{11}$ 

| 16  | 11    | 5    |
|-----|-------|------|
| tag | block | word |

**6.** Consider a cache with 128 blocks of 16-words each. CPU generates 16 bit address. What is the tag size if 4-way Set associative mapping is used?

(a) 6

(b) 7

(c) 8

(d) 9

**Solution:** Option (b)

#### **Explanation:**

No. of sets = 
$$\frac{128}{14}$$
 = 32 =  $2^5$ 



word = 
$$16 = 2^4$$
  
tag =  $16 - (5+4) = 7$ 

**7.** A cache uses 8-way set associative mapping. The number of blocks in the cache is 256, each of size 16 words. Main memory is 16 bit. What is the number of tag comparison required?

(a) 8

(b) 32

(c) 128

(d) 256

Solution: Option (a)

## **Explanation:**

No. of Tag comparison in k-way set association mapping is k.

**8.** Consider a direct mapped cache with 8 cache blocks (0-7). If the memory blocks required are in order (2, 5, 15, 1, 8, 4, 0, 16, 19, 2, 13, 25, 18, 30, 24, 0, 67, 35, 5, 25). What is the hit ratio?

(a) 0

(b) 1/10

(c) 1/2

(d) 9/10

**Solution:** Option (b)

#### **Explanation:**

| 0 | 8 Ø 16 24 0   |       |
|---|---------------|-------|
| 1 | <i>¥</i> 25   | 2%8   |
| 2 | 2 18          |       |
| 3 | 19 67 35      | No.   |
| 4 | 4             | Tota  |
| 5 | <i>§</i> 13 5 | Hit F |
| 6 | 30            |       |
| 7 | 15            |       |
|   |               |       |

$$2\%8 = 2$$

of hit = 2

al reference = 20

Ratio =  $\frac{2}{20} = \frac{1}{10}$ 

**9.** Consider a fully associative cache with 8 cache blocks (0-7) and the following sequence of memory block request arrives (3, 6, 12, 17, 5, 13, 45, 3, 12, 24, 17, 20, 28, 45, 3, 27, 64, 6, 20, 12). If LRU is used in which cache block the memory block 12 will reside?

(a) 2

(b) 3

(c) 5

(d) 6

**Solution:** Option (b)

## **Explanation:**

| 0 | 3             |
|---|---------------|
| 1 | <b>6</b> ∕ 20 |
| 2 | 12 64         |
| 3 | 17 12         |
| 4 | <i>5</i> ∕28  |
| 5 | 13 27         |
| 6 | 45            |
| 7 | 24 6          |

10. Consider a 2-way set associative mapping is used where there are 8 cache blocks (0-7). If LRU is used to replace the memory blocks (0, 4, 9, 5, 16, 13, 15, 19, 25, 63, 24) then what is the number of blocks present in cache after end of sequence?

4

(a) 5

(b) 6

(c) 7

(d) 8

**Solution:** Option (b)

#### **Explanation:**

$$Set = \frac{8}{2} = 4$$



So, number of blocks present in cache = 6

11. Consider an array of 4 elements and each element occupies 4-words. A 16 word cache is used and divided into a block of 8 words. If the following code is executed what is the hit ratio?

for 
$$(i = 0; i < 2; i++)$$
  
for  $(j = 0; j < 2; j++)$   
 $x = A[i, j] + A[j, i]$ 

(a) 
$$0.5$$

(c) 
$$0.75$$

**Solution:** Option (c)

# **Explanation:**

[Row major order is used]

No. of blocks = 
$$\frac{16}{8}$$
 = 2

Block 1 
$$\begin{array}{c|c}
 & A(0, 0) \\
\hline
 & A(0, 1) \\
\hline
 & A(1, 0) \\
\hline
 & A(1, 1)
\end{array}$$

$$A(0, 0) - M, A(0, 0) - H$$
  
 $A(0, 1) - H, A(1, 0) - M$   
 $A(1, 0) - H, A(0, 1) - H$ 

$$A(1, 1) - H, A(1, 1) - H$$

Hit Ratio = 
$$\frac{6}{8}$$
 = 0.75

**12.** Consider a system with cache access time 20 ns and main memory access time 140 ns. If 60% operations are read operations and hit ratio is 90%. What is the effective access time if write through updation technique is used?

(a) 75.2 ns

(b) 76.4 ns

(c) 83.2 ns

(d) 84.4 ns

**Solution:** Option (b)

### **Explanation:**

$$T_{avg} = 0.9 \times 20 + 0.1 \times (20+140)$$
[write through cache]

$$= 34 \text{ ns}$$

$$T_{\Sigma A} = 0.6 \times 34 + 0.4 \times 140$$

$$=20.4+56$$

$$= 76.4 \text{ ns}$$